# Triple, 1.5 GHz Op Amp AD8003 #### **FEATURES** ### **High speed** 1650 MHz (G = +1) 730 MHz (G = +2, $V_0$ = 2 $V_0$ p-p) $4300 \text{ V/}\mu\text{s} (G = +2, 4 \text{ V step})$ Settling time 12 ns to 0.1%, 2 V step **Excellent for QXGA resolution video** Gain flatness 0.1 dB to 190 MHz 0.05% differential gain error, $R_L = 150 \Omega$ 0.01° differential phase error, $R_L = 150 \Omega$ Low voltage offset: 0.7 mV (typical) Low input bias current: 7 µA (typical) Low noise: 1.8 nV/√Hz Low distortion over wide bandwidth: SFDR -73 dBc @ 20 MHz High output drive: 100 mA output load drive Supply operation: +5 V to ±5 V voltage supply Supply current: 9.5 mA/amplifier ### **APPLICATIONS** High resolution video graphics Professional video Consumer video High speed instrumentation ### **GENERAL DESCRIPTION** The AD8003 is a triple ultrahigh speed current feedback amplifier. Using ADI's proprietary eXtra Fast Complementary Bipolar (XFCB) process, the AD8003 achieves a bandwidth of 1.5 GHz and a slew rate of 4300 V/ $\mu$ s. Additionally, the amplifier provides excellent dc precision with an input bias current of 50 $\mu$ A maximum and a dc input voltage of 0.7 mV. The AD8003 has excellent video specifications with a frequency response that remains flat out to 190 MHz and 0.1% settling within 12 ns to ensure that even the most demanding video systems maintain excellent fidelity. For applications that use NTSC video, as well as high speed video, the amplifier provides a differential gain of 0.05% and a differential gain of 0.01°. The AD8003 has very low spurious-free dynamic range (SFDR) ( $-73~\text{dBc} \@\ 20~\text{MHz}$ ) and noise ( $1.8~\text{nV}/\sqrt{\text{Hz}}$ ). With a supply range between 5 V and 11 V and ability to source 100 mA of output current, the AD8003 is ideal for a variety of applications. ### **CONNECTION DIAGRAM** Figure 1. 24-Lead, $4 \text{ mm} \times 4 \text{ mm LFCSP\_VQ}$ (CP-24) The AD8003 operates on only 9.5 mA of supply current per amplifier. The independent power-down function of the AD8003 reduces the quiescent current even further to 1.6 mA. The AD8003 amplifier is available in a compact 4 mm $\times$ 4 mm, 24-lead LFCSP\_VQ. The AD8003 is rated to work over the industrial temperature range of $-40^{\circ}$ C to $+85^{\circ}$ C. Figure 2. Large Signal Frequency Response for Various Gains # **TABLE OF CONTENTS** | Features 1 | |---------------------------------------------------| | Applications | | Connection Diagram | | General Description | | Revision History | | Specifications with ±5 V Supply | | Specifications with +5 V Supply4 | | Absolute Maximum Ratings | | Thermal Resistance | | ESD Caution | | Typical Performance Characteristics | | Applications | | | | REVISION HISTORY | | <b>2/06—Rev. 0 to Rev. A</b> Changes to Figure 34 | | Gain Configurations | 12 | |------------------------------|----| | RGB Video Driver | 12 | | Printed Circuit Board Layout | 13 | | Low Distortion Pinout | 13 | | Signal Routing | 13 | | Exposed Paddle | 13 | | Power Supply Bypassing | 13 | | Grounding | 14 | | Outline Dimensions | 15 | | Ordering Guide | 14 | 10/05—Revision 0: Initial Version ## SPECIFICATIONS WITH ±5 V SUPPLY $T_{A}$ = 25°C, $V_{S}$ = ±5 V, $R_{L}$ = 150 $\Omega,$ Gain = +2, $R_{F}$ = 464 $\Omega,$ unless otherwise noted. Table 1. | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------|-------------------------|--------------|-------------| | DYNAMIC PERFORMANCE | | | | | | | –3 dB Bandwidth | $G = +1, V_O = 0.2 \text{ V p-p, } R_F = 432 \Omega$ | | 1650 | | MHz | | | $G = +2, V_0 = 2 V p-p$ | | 730 | | MHz | | | $G = +10, V_0 = 0.2 V p-p$ | | 290 | | MHz | | | $G = +5, V_0 = 2 V p-p$ | | 330 | | MHz | | Bandwidth for 0.1 dB Flatness | $V_0 = 2 V p-p$ | | 190 | | MHz | | Slew Rate | $G = +2$ , $V_0 = 2$ V step, $R_L = 150 \Omega$ | | 3800 | | V/µs | | Settling Time to 0.1% | $G = +2$ , $V_0 = 2$ V step | | 12 | | ns | | Overload Recovery Input/Output | C 12,10 213tcp | | 30/40 | | ns | | NOISE/HARMONIC PERFORMANCE | | | 30/40 | | 113 | | Second/Third Harmonic @ 5 MHz | $G = +1, V_O = 2 V p-p$ | | 76/97 | | dBc | | Second/Third Harmonic @ 20 MHz | $G = +1, V_0 = 2 V p - p$ | | 79/73 | | dBc | | | f = 1 MHz | | 1.8 | | nV/√Hz | | Input Current Noise | f = 1 MHz | | | | | | Input Current Noise (I <sup>-</sup> /I <sup>+</sup> ) Differential Gain Error | T = 1 MHz<br>$NTSC$ , $G = +2$ , $R_L = 150 \Omega$ | | 36/3<br>0.05 | | pA/√Hz<br>% | | Differential Phase Error | NTSC, $G = +2$ , $R_L = 150 \Omega$ | | 0.03 | | , - | | DC PERFORMANCE | 1415C, G - T2, NL - 130 M | | 0.01 | | Degree | | Input Offset Voltage | | -9.3 | +0.7 | +9.3 | mV | | input onset voltage | T <sub>MIN</sub> — T <sub>MAX</sub> | _9 <b>.</b> 5 | 1.08 | <b>⊤</b> 9.5 | mV | | Input Offset Voltage Drift | - IVIIIV - IVIAX | | 7.4 | | μV/°C | | Input Bias Current | + <sub>B</sub> /- <sub>B</sub> | -19/-40 | -7/ <del>-</del> 7 | +4/+50 | μΑ | | | $T_{MIN} - T_{MAX} (+I_B/-I_B)$ | | -3.8/+29.5 | , | μΑ | | Input Offset Current | , , , | | ±14.2 | | μΑ | | Transimpedance | $V_0 = \pm 2.5 \text{ V}$ | 400 | 600 | 1100 | kΩ | | INPUT CHARACTERISTICS | | | | | | | Noninverting Input Impedance | | | 1.6/3 | | MΩ/pF | | Input Common-Mode Voltage Range | | | ±3.6 | | V | | Common-Mode Rejection Ratio | $V_{CM} = \pm 2.5 \text{ V}$ | -51 | -48 | -46 | dB | | OUTPUT CHARACTERISTICS | | | | | | | Output Voltage Swing | $R_L = 150 \Omega$ | ±3.85 | ±3.9 | ±3.92 | V | | Linear Output Current | $V_0 = 2 \text{ V p-p}$ , second harmonic $< -50 \text{ dBc}$ | | 100 | | mA | | Capacitive Load Drive | 40% over shoot | | 27 | | pF | | POWER DOWN PINS | | | | | | | Power-Down Input Voltage | Power down | | <V <sub>S</sub> $- 2.5$ | | V | | | Enable | | $>V_S - 2.5$ | | V | | Turn-Off Time | 50% of power-down voltage to 10% of V <sub>OUT</sub> final, V <sub>IN</sub> = 0.5 V p-p | | 40 | | ns | | Turn-On Time | 50% of power-down voltage to 90% of $V_{OUT}$ final, $V_{IN} = 0.5 \text{ V p-p}$ | | 130 | | ns | | Input Current | | | | | | | Enabled | | | 0.1 | | μΑ | | Power-Down | | -365 | -235 | -85 | μΑ | | POWER SUPPLY | | | | | | | Operating Range | | 4.5 | | 10 | V | | Quiescent Current per Amplifier | Enabled | 8.1 | 9.5 | 10.2 | mA | | Quiescent Current per Amplifier | Power down | 1.2 | 1.4 | 1.6 | mA | | Power Supply Rejection Ratio (+PSRR/–PSRR) | | -59/-57 | -57/-53 | -55/-50 | dB | ## SPECIFICATIONS WITH +5 V SUPPLY $T_A$ = 25°C, $V_S$ = 5 V, $R_L$ = 150 $\Omega$ , Gain = +2, $R_F$ = 464 $\Omega$ , unless otherwise noted. Table 2. | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------------------------------------------|-----------------------------------------------------------------------------------------|---------|-------------------------|------------|------------------| | DYNAMIC PERFORMANCE | | | | | | | –3 dB Bandwidth | $G = +1, V_0 = 0.2 \text{ V p-p}, R_F = 432 \Omega$ | | 1050 | | MHz | | | $G = +2, V_0 = 2 V p-p$ | | 590 | | MHz | | | $G = +10, V_0 = 0.2 \text{ V p-p}$ | | 290 | | MHz | | | $G = +5, V_0 = 2 V p-p$ | | 310 | | MHz | | Bandwidth for 0.1 dB Flatness | V <sub>O</sub> = 2 V p-p | | 83 | | MHz | | Slew Rate | $G = +2$ , $V_O = 2$ V step, $R_L = 150 \Omega$ | | 2860 | | V/µs | | Settling Time to 0.1% | $G = +2$ , $V_0 = 2$ V step | | 12 | | ns | | Overload Recovery Input/Output | G = 12, v <sub>0</sub> = 2 v step | | 40/60 | | ns | | NOISE/HARMONIC PERFORMANCE | | | 40/00 | | 113 | | Second/Third Harmonic @ 5 MHz | $G = +1, V_0 = 2 V p-p$ | | 75/78 | | dBc | | Second/Third Harmonic @ 20 MHz | $G = +1, V_0 = 2V p-p$<br>$G = +1, V_0 = 2V p-p$ | | 66/61 | | dBc | | • | | | 1.8 | | nV/√Hz | | Input Current Noise | f = 1 MHz<br>f = 1 MHz | | 1.8<br>36/3 | | nv/γHz<br>pA/√Hz | | Input Current Noise (I⁻/I⁺) Differential Gain Error | NTSC, $G = +2$ , $R_L = 150 \Omega$ | | 0.04 | | βΑ/γΠ2<br>% | | Differential Gain Error | NTSC, $G = +2$ , $R_L = 150 \Omega$ | | 0.04 | | Degree | | DC PERFORMANCE | N13C, G = +2, NL = 130 12 | | 0.01 | | Degree | | Input Offset Voltage | | -6.5 | +2.7 | +11 | mV | | input onset voltage | $T_{MIN} - T_{MAX}$ | 0.5 | 2.06 | | mV | | Input Offset Voltage Drift | - MIIIV - MIAA | | 14.2 | | μV/°C | | Input Bias Current (+I <sub>B</sub> /–I <sub>B</sub> ) | | -21/-50 | -7.7/-2.3 | +5/+48 | μΑ | | • | $T_{MIN} - T_{MAX} (+I_B/-I_B)$ | | -4/-27.8 | | μA | | Input Offset Current | | | ±5.4 | | μA | | Transimpedance | | 300 | 530 | 1500 | kΩ | | INPUT CHARACTERISTICS | | | | | | | Noninverting Input Impedance | | | 1.6/3 | | MΩ/pF | | Input Common-Mode Voltage Range | | | 1.3 to 3.7 | | V | | Common-Mode Rejection Ratio | | -50 | -48 | <b>-45</b> | dB | | OUTPUT CHARACTERISTICS | | | | | | | Output Voltage Swing | $R_L = 150 \Omega$ | ±1.52 | ±1.57 | ±1.62 | V | | Linear Output Current | $V_0 = 2 \text{ V p-p}$ , second harmonic $< -50 \text{ dBc}$ | | 70 | | mA | | Capacitive Load Drive | 45% over shoot | | 27 | | pF | | POWER DOWN PINS | | | | | l | | Power-Down Input Voltage | Power down | | <V <sub>S</sub> $- 2.5$ | | V | | T 0#Ti | Enable | | >V <sub>S</sub> – 2.5 | | V | | Turn-Off Time | 50% of power-down voltage to 10% of V <sub>OUT</sub> final, V <sub>IN</sub> = 0.5 V p-p | | 125 | | ns | | Turn-On Time | 50% of power-down voltage to 90% of $V_{OUT}$ final, $V_{IN} = 0.5 \text{ V p-p}$ | | 80 | | ns | | Input Current | | | | | | | Enabled | | | 0.1 | | μΑ | | Power-Down | | -160 | -43 | +80 | μΑ | | POWER SUPPLY | | | | | | | Operating Range | | 4.5 | | 10 | V | | Quiescent Current per Amplifier | Enabled | 6.3 | 7.9 | 9.4 | mA | | Quiescent Current per Amplifier | Power down | 0.8 | 0.9 | 1.1 | mA | | Power Supply Rejection Ratio (+PSRR/–PSRR) | | -59/-56 | -57/-53 | -55/-50 | dB | ## **ABSOLUTE MAXIMUM RATINGS** Table 3. | Parameter | Rating | |-------------------------------------|-------------------------------------------------| | Supply Voltage | 11 V | | Power Dissipation | See Figure 3 | | Common-Mode Input Voltage | $-V_S - 0.7 \text{ V to } +V_S + 0.7 \text{ V}$ | | Differential Input Voltage | ±Vs | | Exposed Paddle Voltage | -V <sub>S</sub> | | Storage Temperature Range | −65°C to +125°C | | Operating Temperature Range | −40°C to +85°C | | Lead Temperature (Soldering 10 sec) | 300°C | | Junction Temperature | 150°C | Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. ### THERMAL RESISTANCE $\theta_{JA}$ is specified for the worst-case conditions, that is, $\theta_{JA}$ is specified for device soldered in circuit board for surface-mount packages. **Table 4. Thermal Resistance** | Package Type | θ <sub>JA</sub> | Unit | |------------------|-----------------|------| | 24-Lead LFCSP_VQ | 70 | °C/W | ### **Maximum Power Dissipation** The maximum safe power dissipation for the AD8003 is limited by the associated rise in junction temperature (T<sub>J</sub>) on the die. At approximately 150°C, which is the glass transition temperature, the plastic changes its properties. Even temporarily exceeding this temperature limit may change the stresses that the package exerts on the die, permanently shifting the parametric performance of the AD8003. Exceeding a junction temperature of 175°C for an extended period can result in changes in silicon devices, potentially causing degradation or loss of functionality. The power dissipated in the package ( $P_D$ ) is the sum of the quiescent power dissipation and the power dissipated in the die due to the AD8003 drive at the output. The quiescent power is the voltage between the supply pins ( $V_S$ ) times the quiescent current ( $I_S$ ). $P_D = Quiescent Power + (Total Drive Power - Load Power)$ $$P_D = \left(V_S \times I_S\right) + \left(\frac{V_S}{2} \times \frac{V_{OUT}}{R_L}\right) - \frac{{V_{OUT}}^2}{R_L}$$ RMS output voltages should be considered. If $R_L$ is referenced to $-V_S$ , as in single-supply operation, the total drive power is $V_S \times I_{\rm OUT}$ . If the rms signal levels are indeterminate, consider the worst case, when $V_{\rm OUT} = V_S/4$ for $R_L$ to midsupply. $$P_D = (V_S \times I_S) + \frac{(V_S/4)^2}{R_I}$$ In single-supply operation with $R_L$ referenced to $-V_S$ , worst case is $V_{OUT} = V_S/2$ . Airflow increases heat dissipation, effectively reducing $\theta_{JA}$ . In addition, more metal directly in contact with the package leads and exposed paddle from metal traces, through holes, ground, and power planes reduce $\theta_{JA}$ . Figure 3 shows the maximum safe power dissipation in the package vs. the ambient temperature for the exposed paddle, $4 \text{ mm} \times 4 \text{ mm}$ LFCSP\_VQ (70°C/W) package on a JEDEC standard 4-layer board. $\theta_{JA}$ values are approximations. Figure 3. Maximum Power Dissipation vs. Temperature for a 4-Layer Board ### **ESD CAUTION** ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation and loss of functionality. ## TYPICAL PERFORMANCE CHARACTERISTICS Figure 4. Small Signal Frequency Response for Various Gains Figure 5. Small Signal Frequency Response for Various Supplies Figure 6. Small Signal Feedback Resistor (R<sub>F</sub>) Optimization Figure 7. Small Signal Frequency Response for Various Gains Figure 8. Small Signal Frequency Response for Various Temperatures Figure 9. Large Signal Feedback Resistor (R<sub>F</sub>) Optimization Figure 10. G = +1 Series Resistor ( $R_5$ ) Optimization Figure 11. Large Signal Frequency Response for Various Gains Figure 12. Harmonic Distortion vs. Frequency for Various Supplies Figure 13. 0.1 dB Flatness Response Figure 14. Large Signal Frequency Response for Various Temperatures Figure 15. Harmonic Distortion vs. Frequency for Various Supplies Figure 16. Harmonic Distortion vs. RL Figure 17. Large Signal Pulse Response for Various Supplies Figure 18. Small Signal Pulse Response for Various Capacitive Loads Figure 19. Small Signal Pulse Response for Various Supplies Figure 20. Small Signal Pulse Response for Various Capacitive Loads Figure 21. Short-Term 0.1% Settling Time Figure 22. Slew Rate vs. Output Voltage Figure 23. Output Overdrive Recovery Figure 24. Common-Mode Rejection vs. Frequency Figure 25. Input Overdrive Recovery Figure 26. Output Impedance vs. Frequency Figure 27. Power Supply Rejection vs. Frequency Figure 28. Offset Voltage vs. Input Common-Mode Range Figure 29. Inverting Input Bias Current Linearity Figure 30. POWER DOWN Pin Current and Supply Current vs. POWER DOWN Pin Voltage Figure 31. Noninverting Input Bias Current vs. Common-Mode Range Figure 32. Disable Switching Time for Various Supplies Figure 33. POWER DOWN Pin Current and Supply Current vs. POWER DOWN Pin Voltage Figure 34. Input Voltage Noise vs. Frequency Figure 35. Worst-Case Crosstalk Figure 36. Input Current Noise vs. Frequency Figure 37. Transimpedance ## **APPLICATIONS** ### **GAIN CONFIGURATIONS** Unlike conventional voltage feedback amplifiers, the feedback resistor has a direct impact on the closed-loop bandwidth and stability of the current feedback op amp circuit. Reducing the resistance below the recommended value can make the amplifier response peak and can even become unstable. Increasing the size of the feedback resistor reduces the closed-loop bandwidth. Table 5 provides a convenient reference for quickly determining the feedback and gain set resistor values, and the small and large signal bandwidths for common gain configurations. The feedback resistors in Table 5 have been optimized for 0.1 dB flatness frequency response. Table 5. Recommended Values and Frequency Response<sup>1</sup> | Gain | R <sub>F</sub> (Ω) | <b>R</b> <sub>G</sub> (Ω) | <b>R</b> s (Ω) | -3 dB<br>SS BW<br>(MHz) | Large<br>Signal<br>–3 dB<br>BW | Large<br>Signal<br>0.1 dB<br>BW | |------|--------------------|---------------------------|----------------|-------------------------|--------------------------------|---------------------------------| | -1 | 300 | 300 | 0 | 734 | 668 | | | +1 | 432 | N/A | 24.9 | 1650 | 822 | | | +2 | 464 | 464 | 0 | 761 | 730 | 190 | | +5 | 300 | 75 | 0 | 567 | 558 | 165 | | +10 | 300 | 33.2 | 0 | 446 | 422 | 170 | <sup>1</sup>Conditions: $V_S = \pm 5 \text{ V}$ , $T_A = 25^{\circ}\text{C}$ , $R_L = 150 \Omega$ . Figure 38 and Figure 39 show the typical noninverting and inverting configurations and recommended bypass capacitor values. Figure 38. Noninverting Gain Figure 39. Inverting Gain ### **RGB VIDEO DRIVER** Figure 40 shows a typical RGB driver application using bipolar supplies. The gain of the amplifier is set at +2, where $R_F=R_G=464~\Omega.$ The amplifier inputs are terminated with shunt $75~\Omega$ resistors, and the outputs have series $75~\Omega$ resistors for proper video matching. In Figure 40, the POWER DOWN pins are not shown connected to any signal source for simplicity. If the power-down function is not used, it is recommended that the POWER DOWN pins be tied to the positive supply and not be left floating (not connected). In applications that require a fixed gain of +2, as previously mentioned, the designer may consider the ADA4862-3. The ADA4862-3 is another high performance triple current feedback amplifier. The ADA4862-3 has integrated feedback and gain set resistors that reduce board area and simplify designs. ## PRINTED CIRCUIT BOARD LAYOUT Printed circuit board (PCB) layout is usually one of the last steps in the design process and often proves to be one of the most critical. A high performance design can be rendered mediocre due to poor or sloppy layout. Because the AD8003 can operate into the RF frequency spectrum, high frequency board layout considerations must be taken into account. The PCB layout, signal routing, power supply bypassing, and grounding must all be addressed to ensure optimal performance. ### **LOW DISTORTION PINOUT** The AD8003 LFCSP features ADI's low distortion pinout. The pinout lowers the second harmonic distortion and simplifies the circuit layout. The close proximity of the noninverting input and the negative supply pin creates a source of second harmonic distortion. Physical separation of the noninverting input pin and the negative power supply pin reduces this distortion. By providing an additional output pin, the feedback resistor can be connected directly between the feedback pin and the inverting input. This greatly simplifies the routing of the feedback resistor and allows a more compact circuit layout, which reduces its size and helps to minimize parasitics and increase stability. ### **SIGNAL ROUTING** To minimize parasitic inductances, ground planes should be used under high frequency signal traces. However, the ground plane should be removed from under the input and output pins to minimize the formation of parasitic capacitors, which degrades phase margin. Signals that are susceptible to noise pickup should be run on the internal layers of the PCB, which can provide maximum shielding. ### **EXPOSED PADDLE** The AD8003 features an exposed paddle, which lowers the thermal resistance by approximately 40% compared to a standard SOIC plastic package. The paddle can be soldered directly to the ground plane of the board. Thermal vias or heat pipes can also be incorporated into the design of the mounting pad for the exposed paddle. These additional vias improve the thermal transfer from the package to the PCB. Using a heavier weight copper also reduces the overall thermal resistance path to ground. ### POWER SUPPLY BYPASSING Power supply bypassing is a critical aspect of the PCB design process. For best performance, the AD8003 power supply pins need to be properly bypassed. Each amplifier has its own supply pins brought out for the utmost flexibility. Supply pins can be commoned together or routed to a dedicated power plane. Commoned supply connections can also reduce the need for bypass capacitors on each supply line. The exact number and values of the bypass capacitors are dictated by the design specifications of the actual circuit. A parallel combination of different value capacitors from each of the power supply pins to ground tends to work the best. Paralleling different values and sizes of capacitors helps to ensure that the power supply pins see a low ac impedance across a wide band of frequencies. This is important for minimizing the coupling of noise into the amplifier. Starting directly at the power supply pins, the smallest value and physical-sized component should be placed on the same side of the board as the amplifier, and as close as possible to the amplifier, and connected to the ground plane. This process should be repeated for the next largest capacitor value. It is recommended that a $0.1 \mu F$ ceramic 0508 case be used for the AD8003. The 0508 offers low series inductance and excellent high frequency performance. The 0.1 µF case provides low impedance at high frequencies. A 10 µF electrolytic capacitor should be placed in parallel with the 0.1 µF. The 10 µF capacitor provides low ac impedance at low frequencies. Smaller values of electrolytic capacitors can be used depending on the circuit requirements. Additional smaller value capacitors help provide a low impedance path for unwanted noise out to higher frequencies but are not always necessary. Placement of the capacitor returns (grounds), where the capacitors enter into the ground plane, is also important. Returning the capacitor grounds close to the amplifier load is critical for distortion performance. Keeping the capacitors distance short, but equal from the load, is optimal for performance. In some cases, bypassing between the two supplies can help improve PSRR and maintain distortion performance in crowded or difficult layouts. Designers should note this as another option for improving performance. Minimizing the trace length and widening the trace from the capacitors to the amplifier reduces the trace inductance. A series inductance with the parallel capacitance can form a tank circuit, which can introduce high frequency ringing at the output. This additional inductance can also contribute to increased distortion due to high frequency compression at the output. The use of vias should be minimized in the direct path to the amplifier power supply pins because vias can introduce parasitic inductance, which can lead to instability. When required, use multiple large diameter vias because this lowers the equivalent parasitic inductance. ### **GROUNDING** The use of ground and power planes is encouraged as a method of proving low impedance returns for power supply and signal currents. Ground and power planes can also help to reduce stray trace inductance and provide a low thermal path for the amplifier. Ground and power planes should not be used under any of the pins of the AD8003. The mounting pads and the ground or power planes can form a parasitic capacitance at the amplifiers input. Stray capacitance on the inverting input and the feedback resistor form a pole, which degrades the phase margin, leading to instability. Excessive stray capacitance on the output also forms a pole, which degrades phase margin. ## **OUTLINE DIMENSIONS** COMPLIANT TO JEDEC STANDARDS MO-220-VGGD-2 Figure 41. 24-Lead Lead Frame Chip Scale Package [LFCSP\_VQ] 4 mm × 4 mm Body, Very Thin Quad (CP-24-1) Dimensions shown in millimeters ### **ORDERING GUIDE** | Model | Temperature Range | Package Description | Package Option | Ordering Quantity | |-------------------------------|-------------------|---------------------|----------------|-------------------| | AD8003ACPZ-R2 <sup>1</sup> | -40°C to +85°C | 24-Lead LFCSP_VQ | CP-24-1 | 250 | | AD8003ACPZ-REEL <sup>1</sup> | -40°C to +85°C | 24-Lead LFCSP_VQ | CP-24-1 | 5,000 | | AD8003ACPZ-REEL7 <sup>1</sup> | -40°C to +85°C | 24-Lead LFCSP_VQ | CP-24-1 | 1,500 | $<sup>^{1}</sup>$ Z = Pb-free part. | AD8003 | | | | |--------|--|--|--| | | | | | NOTES